13. I2C Registers > Register Descriptions
465
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
23
BLOK
Boot Load OK Event
0 = Event not asserted
1 = The boot load sequence completed with no detectable
errors. This bit is also asserted if boot load is disabled upon
power up.
R/W1C
0
24:25
Reserved
Reserved
R
00
26
MNACK
Master NACK Received Event
0 = Event not asserted
1 = Master interface received a NACK from a slave device
during a transaction initiated through the
. This event can also assert during boot load, and
provides more information on the source of a BLERR event.
R/W1C
0
27
MCOL
Master Collision Detect Event
0 = Event not asserted
1 = Master interface lost arbitration after it addressed the
slave device during a transaction initiated through the
. Another master is competing for
access to the same slave device. This event can also assert
during boot load, and provides more information on the
source of a BLERR event.
R/W1C
0
28
MTRTO
Master Transaction Timeout Event
0 = Event not asserted
1 = Transaction timeout timer expired during a transaction
initiated through the
R/W1C
0
29
MBTTO
Master Byte Timeout Event
0 = Event not asserted
1 = Byte timeout timer expired during a transaction initiated
through the
R/W1C
0
30
MSCLTO
Master I2C_SCLK Low Timeout Event
0 = Event not asserted
1 = SCL_TO timeout timer expired during a transaction
initiated through the
. Another
device is holding the I2C_SCLK signal low. This event can
also assert during boot load, and provides more information
on the source of a BLERR event.
R/W1C
0
31
MARBTO
Master Arbitration Timeout Event
0 = Event not asserted
1 = Arbitration timeout timer expired during a transaction
initiated through the
. Another
master has control of the I
2
C bus.
R/W1C
0
(Continued)
Bits
Name
Description
Type
Reset
Value