12. Serial RapidIO Registers > IDT-Specific RapidIO Registers
323
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.8.12
RapidIO Port x LUT Parity Error Info CSR
The RapidIO Port x LUT Parity Error Info CSR contains information about the look up operation that
caused the parity error, as well as the LUT information associated with the parity error.
The contents of this register are frozen when a LUT parity error is indicated in the
Interrupt Status Register” on page 326
register. Writes to this register have no affect when a LUT parity
error is not indicated.
Register name: SP{0..15}_LUT_PAR_ERR_INFO
Reset value: 0x0000_0000
Register offset: 13010, 13110, 13210, 13310,
13410, 13510, 13610, 13710, 13810, 13910,
13A10, 13B10, 13C10, 13D10, 13E10, 13F10
Bits
0
1
2
3
4
5
6
7
00:07
DESTID_MSB
08:15
DESTID_LSB
16:23
LG_DESTI
D
Reserved
24:31
PTY_BIT
LUT_VLD
Reserved
PORT_NUM
Bits
Name
Description
Type
Reset
Value
0:7
DESTID_MSB
Most significant byte of a 16 bit destination ID used in the lookup
operation which caused the error. Only valid if the LG_DESTID field
value is 1 and a LUT parity error is signalled in the Port x Interrupt
Status CSR.
When the parity error is cleared in
“RapidIO Port x Interrupt Status
, the information in these bits become
meaningless.
Note: In small systems, this field holds the 8-bit Dest_ID.
R/W
0
8:15
DESTID_LSB
Least significant byte of a 16 bit destination ID used in the lookup
operation which caused the error. Only valid if a LUT parity error is
signalled in the Port x Interrupt Status CSR.
When the parity error is cleared in
“RapidIO Port x Interrupt Status
, the information in these bits become
meaningless.
Note: This field is not used in small systems.
R/W
0
16
LG_DESTID
1 = This bit is set if the TT code of the packet which caused the
error is anything other than 0.
R/W
0
17:23
Reserved
N/A
R
0
24
PTY_BIT
The parity bit read from the LUT memory array.
R/W
0