12. Serial RapidIO Registers > SerDes Per Lane Register
404
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.14.2
SerDes Lane 1 Pattern Generator Control Register
This register controls the Pattern Generator in each lane.
Register name: SMAC{0,2,4,6,8,10,12,14}_PG_CTL_1
Reset value: 0x0000_0000
Register offset: 1E060, 1E260, 1E460, 1E660, 1E860,
1EA60, 1EC60, 1EE60
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
08:15
Reserved
16:23
Reserved
PAT0
24:31
PAT0
TRIGGER_
ERR
MODE
Bits
Name
Description
Type
Reset
Value
0:17
Reserved
NA
R
0x0
18:27
PAT0
Pattern for MODE setting 3-5.
Program the desired pattern in these 10bits when using modes 3-5.
Note: This field returns to its reset value on reset
R/W
0x0
28
TRIGGER_E
RR
Insert a single error into a LSB
Note: This field returns to its reset value on reset
R/W
0x0
29:31
MODE
Pattern to Generate
0 = Disabled
1 = lfsr15 (x
15
+x
14
+1)
2 = lfsr7 (x
7
+x
6
+1)
3 = Fixed word (pat0)
4 = DC balanced word (pat0, ~pat0)
5 = Fixed pattern: (000, pat0, 3FF, ~pat0)
6:7 = Reserved
Note: This field returns to its reset value on reset
R/W
0x0