12. Serial RapidIO Registers > Serial Port Electrical Layer Registers
362
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
The registers in the following table are accessible even when the serial RapidIO ports are in reset or
powered down.
12.10.1
BYPASS_INIT Functionality
The traffic affecting SerDes controls are locked by the BYPASS_INIT bit
Configuration Global” on page 372
. The following bits and fields are unlocked when the
BYPASS_INIT bit is set to 1:
•
MPLL_CK_OFF in the SMACx_CFG_GBL register
•
SERDES_RESET in the SMACx_CFG_GBL register
•
MPLL_PWRON in the SMACx_CFG_GBL register
•
TX_EN in the SMACx_CFG_CH3 register
•
TX_EN in the SMACx_CFG_CH2 register
•
TX_EN in the SMACx_CFG_CH1 register
•
TX_EN in the SMACx_CFG_CH0 register
•
RX_PLL_PWRON in the SMACx_CFG_CH0 register
•
RX_PLL_PWRON in the SMACx_CFG_CH1 register
•
RX_PLL_PWRON in the SMACx_CFG_CH2 register
•
RX_PLL_PWRON in the SMACx_CFG_CH3 register
•
RX_EN in the SMACx_CFG_CH0 register
•
RX_EN in the SMACx_CFG_CH1 register
•
RX_EN in the SMACx_CFG_CH2 register
•
RX_EN in the SMACx_CFG_CH3 register
Table 45: Serial Port Electrical Layer Registers
MAC
Register Offset
Description
MAC0
130B0
Ports 0 and 1
MAC2
132B0
Ports 2 and 3
MAC4
134B0
Ports 4 and 5
MAC6
136B0
Ports 6 and 7
MAC8
138B0
Ports 8 and 9
MAC10
13AB0
Ports 10 and 11
MAC12
13CB0
Ports 12 and 13
MAC14
13EB0
Ports 14 and 15