B. Clocking > Line Rate Support
492
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
— Write offset 0x132B8 with 0x200C2513
— Write offset 0x132BC with 0x200C2513
6.
Clear the MPLL_PWRON bit in the SMACx_CFG_GLOBAL register
— Write offset 0x132c0 with 0xCA060004
— Ensure that BYPASS_INIT remains asserted
7.
Set the MPLL_CK_OFF bit in the SMACx_CFG_GLOBAL register
— Write offset 0x132c0 with 0xCA060044
8.
Change the multipliers by:
— Write offset 0x132C4 with 0x002C0545
— Write offset 0x132C0 with 0xCA060045
9.
Clear the MPLL_CK_OFF bit in the SMACx_CFG_GBL register
— Write offset 0x132C0 with 0xCA060005
10. Toggle the SERDES_RSTN bit in the SMACx_CFG_GBL register
— Write offset 0x132C0 with 0x4A060005
— Write offset 0x132c0 with 0xCA060005
11. Set the MPLL_PWRON bit in the SMACx_CFG_GLOBAL register
— Write offset 0x132C0 with 0xCA060085
— Ensure that BYPASS_INIT remains asserted
12. Set TX_EN[2:0] to 0b011 in the SMACx_CFG_CH0-3 register
— Write offset 0x132B0 with 0x203C2513
— Write offset 0x132B4 with 0x203C2513
— Write offset 0x132B8 with 0x203C2513
— Write offset 0x132BC with 0x203C2513
13. Set the RX_PLL_PWRON bit in the SMACx_CFG_CH0-3 register
— Write offset 0x132B0 with 0x203CA513
— Write offset 0x132B4 with 0x203CA513
— Write offset 0x132B8 with 0x203CA513
— Write offset 0x132BC with 0x203CA513
14. Set the RX_EN bit in the SMACx_CFG_CH0-3 register
— Write offset 0x132B0 with 0x203CE513
— Write offset 0x132B4 with 0x203CE513
— Write offset 0x132B8 with 0x203CE513
— Write offset 0x132BC with 0x203CE513