229
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.
Serial RapidIO Registers
This chapter describes the Tsi578 registers. The following topics are discussed:
•
•
•
•
•
“RapidIO Logical Layer and Transport Layer Registers” on page 245
•
“RapidIO Physical Layer Registers” on page 268
•
“RapidIO Error Management Extension Registers” on page 285
•
“IDT-Specific RapidIO Registers” on page 307
•
“Serial Port Electrical Layer Registers” on page 361
•
“Internal Switching Fabric (ISF) Registers” on page 380
•
“Utility Unit Registers” on page 388
•
“Multicast Registers” on page 395
•
“SerDes Per Lane Register” on page 402
12.1
Overview
The application defined
Tsi578
registers receive initial values during power on initialization through
the I
2
C Interface and external serial EEPROM; all undefined registers read 0 and a write is ignored.
The
Tsi578
registers use direct addressing of 32-bit registers. The
RapidIO Interconnect Specification
(Revision 1.3)
, uses 64-bit addressing of registers.
shows the rules used to associate the
register offsets in both specifications.
Table 32: Address Rules
Tsi578 Address — Register Offset
RapidIO Specification Address — Register Offset
0x
XXXX
0
0x
XXXX
0, Word 0
0x
XXXX
4
0x
XXXX
0, Word 1
0x
XXXX
8
0x
XXXX
8, Word 0
0x
XXXX
C
0x
XXXX
8, Word 1