12. Serial RapidIO Registers > IDT-Specific RapidIO Registers
307
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.8
IDT-Specific RapidIO Registers
The registers in this section are specific to IDT’s switching products. The following table shows
IDT-specific RapidIO Registers that are not defined in the
RapidIO Interconnect Specification
(Revision 1.3)
.
These registers are reset by the HARD_RST_b reset input signal, as well as when the Tsi578 performs
a self-reset. The registers within a port are also reset by a
. For more information on Tsi578
reset implementation and behavior, see
“Clocks, Resets and Power-up Options” on page 205
. It is
possible to override reset values of writable fields, and some read-only fields, using the I
2
C register
loading capability on boot. Refer to
for more information on the use of I
2
C
controller register loading capability.
When a individual port is powered down, the IDT-Specific RapidIO Registers are read only
and return 0 with the exception of
“RapidIO Port x Error and Status CSR” on page 278
and
“RapidIO Serial Port x Control CSR” on page 281
, both of which return 0x00000001 when
read.
Table 41: IDT-Specific Broadcast RapidIO Registers
Port
Register Offset
Description
BC
10000
Broadcast addresses, which
affect register copies in all the
ports.
SP0
11000
1x/4x mode serial port
SP1
11100
1x mode serial port
SP2
11200
1x/4x mode serial port
SP3
11300
1x mode serial port
SP4
11400
1x/4x mode serial port
SP5
11500
1x mode serial port
SP6
11600
1x/4x mode serial port
SP7
11700
1x mode serial port
SP8
11800
1x/4x Serial port
SP9
11900
1x Serial port
SP10
11A00
1x/4x Serial port
SP11
11B00
1x Serial port
SP12
11C00
1x/4x Serial port
SP13
11D00
1x Serial port