12. Serial RapidIO Registers > RapidIO Physical Layer Registers
281
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.6.8
RapidIO Serial Port x Control CSR
This register returns a default value when read in power down mode. This register returns 0x0000001 if
it is read when the port is powered down.
Register name: SP{0..15}_CTL
Reset value: Undefined
Register offset: 15C, 17C, 19C, 1BC, 1DC, 1FC, 21C, 23C,
25C, 27C, 29C, 2BC, 2DC, 2FC, 31C, 33C
Bits
0
1
2
3
4
5
6
7
00:07
PORT_WIDTH
INIT_PWIDTH
OVER_PWIDTH
08:15
PORT_DIS
OUTPUT_
EN
INPUT_EN
ERR_DIS
MCS_EN
Reserved
ENUM_B
Reserved
16:23
Reserved
24:31
Reserved
STOP_FAI
L_EN
DROP_EN
PORT_LO
CKOUT
PORT_TYP
E
Bits
Name
Description
Type
Reset
Value
0:1
PORT_WIDTH
Port Width
This field displays the port mode after reset.
• 00 = Single-lane port (the port is 1x mode only)
• 01 = Four-lane port (the port has 1x/4x mode and can operate
in 1x or 4x mode)
PORT_WIDTH is defined by the SPx_MODESEL pin as follows:
• If the SPx_MODESEL pin is high, PORT_WIDTH for SP
x
is 0
and PORT_WIDTH for SP
x+1
is 0.
• If the SPx_MODESEL pin is low, PORT_WIDTH for SPx is 1
and PORT_WIDTH for SP
x+1
is 0. However, that port SP
x+1
cannot be used.
R
Undefined
2:4
INIT_PWIDTH
Initialized Port Width
Current operating mode of the port. This bit is set by hardware
when the initialization process is complete, and whenever the
operating width of the port changes (that is, a 4x port degrades to
a 1x port).
• 000 = 1x port, lane 0
• 001 = 1x port, lane 2
• 010 = 4x port
R
0