12. Serial RapidIO Registers > SerDes Per Lane Register
402
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.14
SerDes Per Lane Register
This section details the access registers that control the functionality of the SerDes in Tsi578.
The reset values of the registers listed in this section are only valid when the SerDes are fully
initialized. Any read operations to these registers before the SerDes is initialized returns meaningless
values. The SerDes is fully initialized when MPLL_PWR_ON is equal to 1 (see
Configuration Global” on page 372
The SerDes register offsets in this section are based on lane 0. In order to define lanes 1, 2,
and 3 the offset is incremented by 0x40 for each lane. For example, 0x1E000 represents lane
0 of SerDes 0, 0x1E040 represents lane 1 of SerDes 0, 0x1E080 represents lane 2 of SerDes
0, and 0x1E0C0 represents lane 3 of SerDes 0.
When software has powered-down a port, 10 us must pass before the port is powered-up
again.
Table 48: SerDes Register Map
Channel
Register Offset
Notes
0
1E000 - 1E03F
SerDes Per Lane Register
1
1E040 - 1E07F
2
1E080 - 1E0BF
3
1E0C0 - 1E0FF