12. Serial RapidIO Registers > Serial Port Electrical Layer Registers
374
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
14
0xE
5'b01110
1065.4
15
0xF
5'b01111
1075.0
16
0x10
5'b10000
1084.7
17
0x11
5'b10001
1094.4
18
0x12
5'b10010
1104.1
19
0x13
5'b10011
1113.8
20
0x14
5'b10100
1123.5
21
0x15
5'b10101
1133.1
22
0x16
5'b10110
1142.8
23
0x17
5'b10111
1152.5
24
0x18
5'b11000
1162.2
25
0x19
5'b11001
1171.9
26
0x1A
5'b11010
1181.6
27
0x1B
5'b11011
1191.3
28
0x1C
5'b11100
1200.9
29
0x1D
5'b11101
1210.6
30
0x1E
5'b11110
1220.3
31
0x1F
5'b11111
1230.0
Table 47: AC JTAG level programmed by ACJT_LVL[4:0]
ACJT_LVL[4:0]
Vmin level peak-to-peak
differential (mV)
Vmin level peak
single-ended (mV)
5’h02
310
77
5’h03
353
80
5’h04
395
100
5’h05
437
111
5’h06
478
121
Table 46: TX_LVL Values
TX_LVL
Value
TX_LVL[0:4]
Vdiff-pp (mV)