12. Serial RapidIO Registers > RapidIO Error Management Extension Registers
288
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.7.3
RapidIO Logical and Transport Layer Error Detect CSR
This register indicates the error that was detected by the Logical or Transport logic layer. Multiple bits
can be set in the register if simultaneous errors are detected during the same clock cycle errors are
logged.
Note that for switches the errors detected are limited to maintenance packets (maintenance requests,
maintenance responses, and port writes) with a hop count of 0. No other packets reach the logical layer
of a switch
Register name: RIO_LOG_ERR_DET
Reset value: 0x0000_0000
Register offset:1008
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
L_ILL_TRA
NS
Reserved
08:15
L_ILL_RES
P
L_UNSUP_
TRANS
Reserved
16:23
Reserved
24:31
Reserved
Bits
Name
Description
Type
Reset
Value
0:3
Reserved
N/A
R
0
4
L_ILL_TRANS
Illegal Transaction
Bit is set when a terminating maintenance (Type 8, hopcount = 0)
request transaction was received with one or more of the following
conditions:
• TTYPE = 0b0101 - 0b1111
• TT code = 0b11/0b10
R/W0C
0
5:7
Reserved
N/A
R
0
8
L_ILL_RESP
Illegal Response
A maintenance response was received with a hop count of 0.
R/W0C
0
9
L_UNSUP_TRANS
Unsupported Transaction
A port-write transaction was received with a hop count of 0.
R/W0C
0
10:31
Reserved
N/A
R
0