12. Serial RapidIO Registers > Register Map
237
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
01020 - 01024
Reserved
01028
RIO_PW_DESTID
“RapidIO Port-Write Target Device ID CSR” on page 293
0102C - 0103C
Reserved
Per Port Error Management Registers
01040
SP0_ERR_DET
“RapidIO Port x Error Detect CSR” on page 294
01044
SP0_RATE_EN
“RapidIO Port x Error Rate Enable CSR” on page 297
01048
SP0_ERR_ATTR_CAPT_DBG0
“RapidIO Port x Error Capture Attributes CSR and Debug 0” on
page 299
0104C
SP0_ERR_ATTR_CAPT_0_DBG1
“RapidIO Port x Packet and Control Symbol Error Capture CSR 0
and Debug 1” on page 301
01050
SP0_ERR_ATTR_CAPT_1_DBG2
“RapidIO Port x Packet Error Capture CSR 1 and Debug 2” on
page 302
01054
SP0_ERR_ATTR_CAPT_2_DBG3
“RapidIO Port x Packet Error Capture CSR 2 and Debug 3” on
page 302
01058
SP0_ERR_ATTR_CAPT_3_DBG4
“RapidIO Port x Packet Error Capture CSR 3 and Debug 4” on
page 303
0105C - 1064
Reserved
01068
SP0_ERR_RATE
“RapidIO Port x Error Rate CSR” on page 304
0106C
SP0_ERR_THRESH
“RapidIO Port x Error Rate Threshold CSR” on page 306
01070 - 0107C
Reserved
Table 36: Register Map (Continued)
Offset
Register Name
See