12. Serial RapidIO Registers > Register Map
241
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
1308C
Reserved
13090
SP0_RX_Q_D_THRESH
“RapidIO Port x Receiver Input Queue Depth Threshold Register”
on page 355
13094
SP0_RX_Q_STATUS
“RapidIO Port x Receiver Input Queue Congestion Status Register”
on page 357
13098
SP0_RX_Q_PERIOD
“RapidIO Port x Receiver Input Queue Congestion Period Register”
on page 359
1309C
Reserved
130A0
SP0_REORDER_CTR
“RapidIO Port x Reordering Counter Register” on page 360
130A4-130AC
Reserved
130B0
SMAC0_CFG_CH0
“SRIO MAC x SerDes Configuration Channel 0” on page 363
130B4
SMAC0_CFG_CH1
“SRIO MAC x SerDes Configuration Channel 1” on page 366
130B8
SMAC0_CFG_CH2
“SRIO MAC x SerDes Configuration Channel 2” on page 368
130BC
SMAC0_CFG_CH3
“SRIO MAC x SerDes Configuration Channel 3” on page 370
130C0
SMAC0_CFG_GBL
“SRIO MAC x SerDes Configuration Global” on page 372
130C8
SMAC0_DLOOP_CLK_SEL
“SRIO MAC x Digital Loopback and Clock Selection Register” on
page 377
130CC
Reserved
130D0
MCES_PIN_CTRL
“MCES Pin Control Register” on page 394
130D4-130FC
Reserved
13100 - 131AC
Serial Port 1
Same set of registers as for SP0, offsets 0x13000 - 0x130AC. The
registers at offsets 0x130B0 - 0x130FC are excluded.
13200 - 132FC
Serial Port 2
All registers as for SP0, offsets 0x13000 - 0x130FC.
13300 - 133AC
Serial Port 3
Same set of registers as for SP0, offsets 0x13000 - 0x130AC. The
registers at offsets 0x130B0 - 0x130FC are excluded.
13400 - 134FC
Serial Port 4
All registers as for SP0, offsets 0x13000 - 0x130FC.
13500 - 135AC
Serial Port 5
Same set of registers as for SP0, offsets 0x13000 - 0x130AC. The
registers at offsets 0x130B0 - 0x130FC are excluded.
13600 - 136FC
Serial Port 6
All registers as for SP0, offsets 0x13000 - 0x130FC.
13700 - 137AC
Serial Port 7
Same set of registers as for SP0, offsets 0x13000 - 0x130AC. The
registers at offsets 0x130B0 - 0x130FC are excluded.
Table 36: Register Map (Continued)
Offset
Register Name
See