12. Serial RapidIO Registers > Register Map
235
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
00100
RIO_SP_MB_HEAD
“RapidIO 1x or 4x Switch Port Maintenance Block Header” on
page 270
00104 - 0011C
Reserved
00120
RIO_SW_LT_CTL
“RapidIO Switch Port Link Timeout Control CSR” on page 271
00124 - 00138
Reserved
0013C
RIO_SW_GEN_CTL
“RapidIO Switch Port General Control CSR” on page 272
Serial Port 0 Registers (Offset 0x140 - 0x15C)
00140
SP0_LM_REQ
“RapidIO Serial Port x Link Maintenance Request CSR” on
page 273
00144
SP0_LM_RESP
“RapidIO Serial Port x Link Maintenance Response CSR” on
page 275
00148
SP0_ACKID_STAT
“RapidIO Serial Port x Local ackID Status CSR” on page 276
0014C - 00154
Reserved
00158
SP0_ERR_STATUS
“RapidIO Port x Error and Status CSR” on page 278
0015C
SP0_CTL
“RapidIO Serial Port x Control CSR” on page 281
Table 36: Register Map (Continued)
Offset
Register Name
See