12. Serial RapidIO Registers > RapidIO Physical Layer Registers
271
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.6.2
RapidIO Switch Port Link Timeout Control CSR
This register contains the timeout timer value for all ports on a device. This timeout is for link events
such as sending a packet and receiving the corresponding acknowledge, or sending a link-request and
receiving the corresponding link-response. The reset value is the maximum timeout interval, and is
5.4 seconds with a P_CLK of 100 MHz. When Link Time Out is expired the port enters the
Output-Error state, as outlined in the
RapidIO Interconnect Specification (Revision 1.3)
.
Register name: RIO_SW_LT_CTL
Reset value: 0xFFFF_FF00
Register offset: 120
Bits
0
1
2
3
4
5
6
7
00:07
TVAL
08:15
TVAL
16:23
TVAL
24:31
Reserved
Bits
Name
Description
Type
Reset
Value
0:23
TVAL
Timeout Interval Value
Timeout = (32/F) * TVAL, where F is the register bus frequency,
P_CLK (recommended operation is 100 MHz).
When F = 100 MHz, the default value of this register gives a time
out of 5.4 seconds.
When TVAL is 0, the timer is disabled.
“P_CLK Programming” on page 493
for information
on programming options for the P_CLK frequency.
R/W
0xFFFFFF
24:31
Reserved
N/A
R
0