13. I2C Registers > Register Descriptions
482
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
13.2.36
I
2
C Boot Load Diagnostic Configuration Register
This register provides visibility of boot sequence information.
Register name: I2C_BOOT_DIAG_CFG
Reset value: Undefined
Register offset: 0x1D3BC
Bits
0
1
2
3
4
5
6
7
00:07
BOOTING
BDIS
PASIZE
PINC
Reserved
08:15
Reserved
16:23
Reserved
24:31
Reserved
BOOT_ADDR
Bits
Name
Description
Type
Reset
Value
00
BOOTING
Booting
0 = Boot sequence not active
1 = Boot sequence in progress
R
0
01
BDIS
Boot Disabled
0 = Boot enabled
1 = Boot disabled
R
Undefined
02
PASIZE
Peripheral Address Size
0 = 1-byte peripheral address
1 = 2-byte peripheral address
Note: This is the state of the I2C_BOOT_CNTRL.PSIZE
field at boot load start or after a chain operation.
R
Undefined
03
PINC
Page Increment
0 = Page increment disabled
1 = Page increment enabled
R
0
04:24
Reserved
Reserved
R
0x000
25:31
BOOT_ADDR
Boot Device Address
Current value of the boot device address in use by the boot
load sequence. This value is incremented during the
bootload if the page increment feature is enabled.
R
0x00
This is a diagnostic register. Documentation is provided for reference purposes only. The
function of this register is not guaranteed in future versions and usage thereof is not
supported.