12. Serial RapidIO Registers > IDT-Specific RapidIO Registers
326
Tsi578 User Manual
June 6, 2016
Integrated Device Technology
www.idt.com
12.8.14
RapidIO Port x Interrupt Status Register
Register name: SP{0..15}_INT_STATUS
Reset value: 0x0000_0000
Register offset: 13018, 13118, 13218, 13318, 13418,
13518, 13618, 13718, 13818, 13918, 13A18,
13B18, 13C18, 13D18, 13E18, 13F18
Bits
0
1
2
3
4
5
6
7
00:07
Reserved
08:15
Reserved
MC_TEA
LINK_INIT_
NOTIFICAT
ION
LUT_PAR_
ERR
16:23
Reserved
24:31
ILL_TRANS
_ERR
IRQ_ERR
MAX_RET
RY
OUTB_DE
PTH
INB_DEPT
H
INB_RDR
Reserved
TEA
Bits
Name
Description
Type
Reset
Value
0:12
Reserved
N/A
R
0
13
MC_TEA
This interrupt is raised when the Multicast Engine has timed
out before it could deliver a packet to the broadcast buffer.
This bit is cleared by writing a 1 to it, or by clearing all bits in
the
“RapidIO Port x Error Detect CSR” on page 294
R/W1C
0
14
LINK_INIT_
NOTIFICATION
Link Initialization Notification
Once set, the LINK_INIT_NOTIFICATION bit is cleared by
writing 1 to it.
When the PORT_LOCKOUT bit is set in
Port x Control CSR” on page 281
, and a link has initialized
according to the PORT_OK bit in
, the LINK_INIT_NOTIFICATION is
set to 1.
To stop the LINK_INIT_NOTIFICATION bit from being set,
PORT_LOCKOUT must be set to 0 and/or the link must no
longer be in an initialized state.
R/W1C
0
15
LUT_PAR_
ERR
Lookup Table Parity Error
1= a packet looks up its destination ID in the lookup table,
and the selected lookup table entry has a parity error.
This bit is cleared by writing a 1 to it, or by clearing all the
bits in the
“RapidIO Port x Error Detect CSR” on page 294
.
R/W1C
0
16:23
Reserved
N/A
R
0