
. . . . .
W O R K I N G W I T H T H E C P U
R9: Cache Lockdown register
www.digiembedded.com
99
Instruction or
data lockdown
register
The first four bits of this register determine the L bit for the associated cache way.
The opcode_2 field of the MRC or MCR instruction determines whether the
instruction or data lockdown register is accessed:
Access
instructions
Use these instructions to access the CacheLockdown register.
Modifying the
Cache Lockdown
register
You must modify the Cache Lockdown register using a modify-read-write sequence;
for example:
MRC p15, 0, Rn, c9, c0, 1;
ORR Rn, Rn, 0x01;
MCR p15, 0, Rn, c9, c0, 1;
This sequence sets the L bit to 1 for way 0 of the ICache.
Register format
This is the format for the Cache Lockdown register.
Cache Lockdown
register L bits
This table shows the format of the Cache Lockdown register L bits. All cache ways
are available for allocation from reset.
opcode_2=0
Selects the DCache Lockdown register, or the Unified
Cache Lockdown register if a unified cache is
implemented. The ARM926EJ-S processor has separate
DCache and ICache.
opcode_2=1
Selects the ICache Lockdown register.
Function
Data
Instruction
Read DCache Lockdown register
L bits
MRC p15, 0, Rd, c9, c0, 0
Write DCache Lockdown register
L bits
MCR p15, 0, Rd, c9, c0, 0
Read ICache Lockdown register
L bits
MRC p15, 0, Rd, c9, c0, 1
Write ICache Lockdown register
L bits
MCR p15, 0, Rd, c9, c0, 1
31
0
3
SBZ/UNP
15
4
16
SB0
L bits
(cache ways
0 to 3)
Bits
4-way associative
Notes
[31:16]
UNP/SBZ
Reserved
[15:4]
0xFFF
SBO
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...