
T I M I N G
JTAG timing
510
Hardware Reference NS9215
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
J T A G t i m i n g
All AC characteristics are measured with 10pF, unless otherwise noted.
The next table describes the values shown in the JTAG timing diagram.
Notes:
1
Maximum tck rate is 10 MHz.
2
rtck_out
is an asynchronous output, driven off of the CPU clock.
3
trst_n
is an asynchronous input.
Parm
Description
Min
Max
Unit
J1
tms (input) setup to tck rising
5
ns
J2
tms (input) hold to tck rising
2
ns
J3
tdi (input) setup to tck rising
5
ns
J4
tdi (input) hold to tck rising
2
ns
J5
tdo (output) to tck falling
2.5
10
ns
J1
J2
J3
J4
J5
J5
tck
rtck_out
tms
tdi
tdo
trst_n
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...