
S E R I A L C O N T R O L M O D U L E : U A R T
Force Transmit Character Control register
402
Hardware Reference NS9215
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
F o r c e T r a n s m i t C h a r a c t e r C o n t r o l r e g i s t e r
Address: 9001_102C / 9001_902C / 9002_102C / 9002_902C
Use the Force Transmit Character Control register to override the normal flow of
transmit data.
D05:04
R/W
FLOW2
0
Flow control enable
Allows you to define flow characteristics using the
DATA and MASK fields on the Receive Character
Match Control Register 2.
Note:
The ENABLE field has no effect on the
flow control logic.
The flow control is defined as shown:
0x
Disabled
10
Change the FLOW_STATE field to XON upon
match
11
Change the FLOW_STATE field to XOFF upon
match
D03:02
R/W
FLOW1
0
Flow control enable
Allows you to define flow characteristics using the
DATA and MASK fields on the Receive Character
Match Control Register 1.
Note:
The ENABLE field has no effect on the
flow control logic.
The flow control is defined as shown:
0x
Disabled
10
Change the FLOW_STATE field to XON upon
match
11
Change the FLOW_STATE field to XOFF upon
match
D01:00
R/W
FLOW0
0
Flow control enable
Allows you to define flow characteristics using the
DATA and MASK fields on the Receive Character
Match Control Register 0.
Note:
The ENABLE field has no effect on the
flow control logic.
The flow control is defined as shown:
0x
Disabled
10
Change the FLOW_STATE field to XON upon
match
11
Change the FLOW_STATE field to XOFF upon
match
Bits
Access
Mnemonic
Reset
Description
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...