
14
Hardware Reference NS9215
Static Memory Write Delay 0–3 registers..................................................257
StaticMemory Turn Round Delay 0–3 registers ...........................................258
C h a p t e r 6 : E t h e r n e t C o m m u n i c a t i o n M o d u l e . . . . . . . . . . . . . . . . . . . . . . 2 6 1
Features.................................................................................261
Common acronyms ....................................................................261
Ethernet communications module ..................................................262
Ethernet MAC..................................................................................262
MAC module block diagram ..........................................................263
MAC module features .................................................................263
PHY interface mappings ..............................................................264
Station address logic (SAL) ..................................................................264
MAC receiver ...........................................................................265
Statistics module .............................................................................265
Ethernet front-end module .................................................................266
Ethernet front-end module (EFE) ...................................................266
Receive packet processor ............................................................266
Transmit packet processor ...........................................................267
Receive packet processor ...................................................................267
Power down mode .....................................................................267
Transferring a frame to system memory ...........................................268
Receive buffer descriptor format ...................................................268
Receive buffer descriptor format description.....................................268
Receive buffer descriptor field definitions ........................................269
Transmit packet processor ..................................................................269
Transmit buffer descriptor format ..................................................270
Transmit buffer descriptor field definitions.......................................270
Transmitting a frame..................................................................271
Frame transmitted successfully .....................................................272
Frame transmitted unsuccessfully ..................................................272
Transmitting a frame to the Ethernet MAC ........................................272
Ethernet underrun .....................................................................272
Ethernet slave interface.....................................................................273
Interrupts ......................................................................................273
Interrupt sources ......................................................................273
Status bits...............................................................................274
Resets ..........................................................................................274
Multicast address filtering ..................................................................275
Filter entries ...........................................................................275
Multicast address filter registers ....................................................275
Multicast address filtering example 1 ..............................................275
Multicast address filtering example 2 ..............................................276
Notes ....................................................................................276
Clock synchronization........................................................................276
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...