
S E R I A L C O N T R O L M O D U L E : H D L C
HDLC Clock Divider Low
430
Hardware Reference NS9215
Register
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
H D L C C l o c k D i v i d e r L o w
Address: 9002_9118
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
I
MODE
Reserved
H
MODE
ECLK Not used
CMODE
U
MODE
Bits
Access
Mnemonic
Reset
Description
D31:08
R
Not used
0
Write this field to 0.
D07:05
R/W
CMODE
0
Coding mode
000
NRZ data encoding for receiver and transmitter
010
RZI data encoding for receiver and transmitter
100
Biphase-Level (Manchester) data encoding for
receiver and transmitter
110
Biphase-Space data encoding for receiver and
transmitter
111
Biphase-Mark data encoding for receiver and
transmitter
D04
R/W
HMODE
0
HDLC mode
0
Normal HDLC data encoding
1
Enable NRZI coding (1/4 bit-cell IRDA-compliant).
This mode can be used only with internal clock and
NRZ data encoding.
D03
R/W
IMODE
0
Transmit idle mode
0
Transmit flags while in idle mode
1
Transmit all 1s while in idle mode
D02
R/W
UMODE
0
Underrun mode
0
Transmit flag on underrun
1
Transmit abort on underrun
D01
R/W
ECLK
0
External clock mode
0
The HDLC module will use separate external receive
and transmit clocks
1
The HDLC receiver and transmitter will both use the
external transmit clock.
D00
R
Not used
0
Always write 0 to this bit.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...