
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Statistics registers
www.digiembedded.com
309
Transmit multiple
collision packet
counter (A060
0700)
Incremented for each frame transmitted that experienced 2–15 collisions (including
any late collisions) during transmission.
Transmit late
collision packet
counter (A060
0704)
Incremented for each frame transmitted that experienced a late collision during a
transmission attempt. Late collisions are defined using the CWIN[13:08] field of the
Collision Window/Retry register.
Transmit
excessive collision
packet counter
(A060 0708)
Incremented for each frame transmitted that experienced excessive collisions
during transmission, as defined by the RETX [03:00] field of the Collision
Window/Retry register, and was aborted.
Transmit total
collision packet
counter (A060
070C)
Incremented by the number of collisions experienced during the transmission of a
frame.
Note:
This register does not include collisions that result in an excessive collision
count or late collisions.
Transmit jabber
frame counter
(A060 0718)
Incremented for each oversized transmitted frame with an incorrect FCS value.
Transmit FCS
error counter
(A060 071C)
Incremented for every valid-sized packet with an incorrect FCS value.
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TMCL
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TLCL
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TXCL
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TNCL
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TJBR
D31:12
R
Reset = Read as 0
Reserved
D11:00
R/W
Reset = 0x000
TFCS
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...