
. . . . .
S E R I A L C O N T R O L M O D U L E : H D L C
Interrupt Status register
www.digiembedded.com
425
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I n t e r r u p t S t a t u s r e g i s t e r
Address: 9002_9008
The Interrupt Status register provides status about HDLC events. All events are
indicated by reading a 1 and are cleared by writing a 1.
D16
R/W
RABORT
0
Enable receive abort error
Enables interrupt generation when a frame is received with
an abort.
D15
N/A
Reserved
N/A
N/A
D14
R/W
RXCLS
0
Software receive close
Enables interrupt generation when software forces a buffer
close.
D13:04
N/A
Reserved
N/A
N/A
D03
R/W
TBC
0
Enable transmit buffer close
Enables interrupt generation when the HDLC transmit
FIFO indicates to the HDLC transmitter that a byte
corresponds to a buffer close event.
D02
R/W
RBC
0
Enable receive buffer close
Enables interrupt generation whenever a buffer close event
is passed from the HDLC receiver to the receive FIFO.
These are the HDLC receive buffer close events:
1
Receive overrun detected
2
Receive abort detected
3
Buffer closed due to invalid CRC
4
Buffer closed due to valid CRC
D01
R/W
TX_IDLE
0
Enable transmit idle
Enables interrupt generation whenever the transmitter
moves from the active state to the idle state. This indicates
that the transmit FIFO is empty and the transmitter is not
actively shifting out data.
D00
R/W
RX_IDLE
0
Enable receive idle
Enables interrupt generation whenever the receiver moves
from the active state to the idle state. If a start bit is not
received after a stop bit, the receiver enters the idle state.
Bits
Access
Mnemonic
Reset
Description
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...