
. . . . .
S E R I A L C O N T R O L M O D U L E : U A R T
Interrupt Status register
www.digiembedded.com
397
D11
R/W1TC
MATCH3
0
Character match3
Indicates that a receive character match has occurred
against the Receive Match Register 3.
D10
R/W1TC
MATCH2
0
Character match2
Indicates that a receive character match has occurred
against the Receive Match Register 2.
D09
R/W1TC
MATCH1
0
Character match1
Indicates that a receive character match has occurred
against the Receive Match Register 1.
D08
R/W1TC
MATCH0
0
Character match0
Indicates that a receive character match has occurred
against the Receive Match register 0.
D07
R/W1TC
DSR
0
Data set ready
Indicates that a state change has occurred on input signal
DSR.
D06
R/W1TC
DCD
0
Data carrier detect
Indicates that a state change has occurred in input signal
DCD.
D05
R/W1TC
CTS
0
Clear to send
Indicates that a state change has occurred on input signal
CTS.
D04
R/W1TC
RI
0
Ring indicator
Indicates that a state change has occurred on input signal
RI.
D03
R/W1TC
TBC
0
Transmit buffer close
Indicates that transmission of the last byte in a transmit
buffer has completed.
D02
R/W1TC
RBC
0
Receive buffer close
Indicates that a UART receive buffer close condition has
occurred. These are UART receive buffer close events:
1
Receive character match
2
Receive character gap timeout
3
Receive line break
4
Receive framing error
5
Receive parity error
Bits
Access
Mnemonic
Reset
Description
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...