
. . . . .
T I M I N G
Reset and hardware strapping timing
www.digiembedded.com
509
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
R e s e t a n d h a r d w a r e s t r a p p i n g t i m i n g
All AC characteristics are measured with 10pF, unless otherwise noted.
The next table describes the values shown in the IEEE 1284 timing diagram.
Note: The hardware strapping pins are latched 5 clock cycles after
reset_n
is deasserted (goes high).
Parm
Description
Min
Typ
Unit
Notes
R1
reset_n minimum time
10
x1_sys_osc
clock cycles
1
R2
reset_n to reset_done
NOR flash: 4.5
SPI flash: 15
ms
R1
R2
x1_sys_osc
reset_n
reset_done
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...