
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
MAC Configuration Register #2
www.digiembedded.com
289
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
M A C C o n f i g u r a t i o n R e g i s t e r # 2
Address: A060 0404
MAC Configuration Register #2 provides additional bits that control functionality
within the Ethernet MAC block.
Register
Register bit
assignment
D04
R/W
LOOPBK
0
Internal loopback
Set this bit to 1 to cause the MAC transmit interface to
be internally looped back to the MAC receive interface.
Clearing this bit results in normal operation.
D03:01
R/W
Not used
0
Always write as 0.
D00
R/W
RXEN
0
Receive enable
Set this bit to 1 to allow the MAC receiver to receive
frames.
Bits
Access
Mnemonic
Reset
Description
Reserved
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
Rsvd
EDE
FER
LONGP PUREP
CRCEN
Not
used
HUGE
Not
used
FULLD
Not
used
NOBO
AUTOP VLANP PADEN
Bits
Access
Mnemonic
Reset
Definition
D31:15
N/A
Reserved
N/A
N/A
D14
R/W
EDEFER
0
Excess deferral
0
The MAC aborts when the excessive deferral limit is
reached (that is, 6071 nibble times in 100 Mbps mode
or 24,287 bit times in 10 Mbps mode).
1
Enables the MAC to defer to carrier indefinitely, as
per the 802.3u standard.
D13
R/W
Not used
0
Always write to 0.
D12
R/W
NOBO
0
No backoff
When this bit is set to 1, the MAC immediately
retransmits following a collision, rather than using the
binary exponential backoff algorithm (as specified in the
802.3u standard).
D11:10
N/A
Reserved
N/A
N/A
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...