
E T H E R N E T C O M M U N I C A T I O N M O D U L E
TX Buffer Descriptor RAM
332
Hardware Reference NS9215
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
T X B u f f e r D e s c r i p t o r R A M
Address: A060 1000
The TX buffer descriptor RAM holds 64 transmit buffer descriptors on-chip. Each
buffer descriptor occupies four locations in the RAM, and the RAM is implemented
as a 256x32 device. This is the format of the TX buffer descriptor RAM:
0
Bits
Access
Mnemonic
Reset
Description
D31:08
R
Reserved
N/A
Read as 0
D07
R/W
MFILTEN7
0x0000 0000
Enable entry 7 of multicast address filter
0
Disable entry
1
Enable entry
D06
R/W
MFILTEN6
0x0000 0000
Enable entry 6 of multicast address filter
0
Disable entry
1
Enable entry
D05
R/W
MFILTEN5
0x0000 0000
Enable entry 5 of multicast address filter
0
Disable entry
1
Enable entry
D04
R/W
MFILTEN4
0x0000 0000
Enable entry 4 of multicast address filter
0
Disable entry
1
Enable entry
D03
R/W
MFILTEN3
0x0000 0000
Enable entry 3 of multicast address filter
0
Disable entry
1
Enable entry
D02
R/W
MFILTEN2
0x0000 0000
Enable entry 2 of multicast address filter
0
Disable entry
1
Enable entry
D01
R/W
MFILTEN1
0x0000 0000
Enable entry 1 of multicast address filter
0
Disable entry
1
Enable entry
D00
R/W
MFILTEN0
0x0000 0000
Enable entry 0 of multicast address filter
0
Disable entry
1
Enable entry
D31:00
R/W
Source address
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...