
5
Contents
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
. .
.
C h a p t e r 1 : P i n o u t ( 2 6 5 ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
The Legend .............................................................................. 27
Memory bus interface......................................................................... 28
Ethernet interface MAC....................................................................... 30
General purpose I/O (GPIO) ................................................................. 31
System clock ................................................................................... 43
System clock drawing .................................................................. 44
RTC clock and battery backup drawing ............................................. 45
System mode ................................................................................... 45
System reset ................................................................................... 47
JTAG Test....................................................................................... 48
ADC .............................................................................................. 49
POR and battery-backed logic ............................................................... 50
Power and ground ............................................................................. 51
C h a p t e r 2 : I / O C o n t r o l M o d u l e . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53
System memory bus I/O control...................................................... 53
Control and Status registers ................................................................. 53
Register address map .................................................................. 53
GPIO Configuration registers ................................................................ 55
GPIO configuration options............................................................ 55
GPIO Configuration Register #0 ...................................................... 56
GPIO Configuration Register #1 ...................................................... 56
GPIO Configuration Register #2 ...................................................... 57
GPIO Configuration Register #3 ...................................................... 57
GPIO Configuration Register #4 ...................................................... 58
GPIO Configuration Register #5 ...................................................... 58
GPIO Configuration Register #6 ...................................................... 59
GPIO Configuration Register #7 ...................................................... 59
GPIO Configuration Register #8 ...................................................... 60
GPIO Configuration Register #9 ...................................................... 60
GPIO Configuration Register #10 ..................................................... 61
GPIO Configuration Register #11 ..................................................... 61
GPIO Configuration Register #12 ..................................................... 62
GPIO Configuration Register #13 ..................................................... 62
GPIO Configuration Register #14 ..................................................... 63
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...