
S E R I A L C O N T R O L M O D U L E : S P I
SPI controller
434
Hardware Reference NS9215
SPI module
structure
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
S P I c o n t r o l l e r
The SPI controller provides a full-duplex, synchronous, character-oriented data
channel between master and slave devices, using a four-wire interface (RXD, TXD,
CLK, CS#). The master interface operates in a broadcast mode. The slave interface
is activated using the CS# signal. You can configure the master interface to address
various slave interfaces using the GPIO pins.
Simple
parallel/serial
data conversion
SPI provides simple parallel/serial data conversion to stream serial data between
memory and a peripheral. The SPI port has no protocol associated with it other than
transferring information in multiples of 8 bits.
Full duplex
operation
The SPI port can operate in full-duplex mode. Information transfer is controlled by a
single clock signal. The clock and chip select signals are chip outputs for a master
mode operation and inputs for a slave mode operation.
Config
AHB Bus
va
li
d
be
[1
:0
]
d
a
ta
[3
1:
0]
re
a
d
wr
it
e
be
[1
:0
]
d
a
ta
[3
1:
0]
s
ta
tu
s
[6
:0
]
sys_pll_out
spi_clk
sp
i_
c
lk_o
u
t
sp
i_
tx
_
d
s
p
i_
c
s
_
out
_
n
s
p
i_
cs
_
in_n
s
p
i_
cs
_
in_n
sp
i_
rx
_
d
sp
i_
c
lk
_
in
spi_tx_d
spi_clk_out
spi_cs_out_n
sp
i_
ir
q
Transmit
State
Machine
Receive
State
Machine
Clock
Generation
Transmit
Fifo
Interface
Receive
Fifo
Interface
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...