
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Resets
274
Hardware Reference NS9215
Status bits
The status bits for all interrupts are available in the Ethernet Interrupt Status
register, and the associated enables are available in the Ethernet Interrupt Enable
register. Each interrupt status bit is cleared by writing a 1 to it.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
R e s e t s
This table provides a summary of all resets used for the Ethernet front-end and
MAC, as well as the modules the resets control.
No receive buffers
No buffer is available for this frame because all 4 buffer rings are
disabled, full, or no available buffer is big enough for the frame.
RX
Receive buffers full
No buffer is available for this frame because all 4 buffers are
disabled or full.
RX
RX buffer ready
Frame available in
RX_FIFO
. (Used for diagnostics.)
RX
Statistics counter
overflow
One of the statistics counters has overflowed. Individual
counters can be masked using the CAM1 and CAM2 registers.
TX
Transmit buffer closed
I bit set in Transmit buffer descriptor and buffer closed.
TX
Transmit buffer not ready F bit not set in transmit buffer descriptor when read from TX
buffer descriptor RAM, for a frame in progress.
TX
Transmit complete
Frame transmission complete.
TX
TXERR
Frame not transmitted successfully.
TX
TXIDLE
TX_WR
logic in idle mode because there are no frames to send.
TX
Interrupt condition
Description
Interrupt
Bit field
Register
Active
state
Default
state
Modules reset
ERX
Ethernet General Control
Register #1
0
0
RX_RD, RX_WR
ETX
Ethernet General Control
Register #1
0
0
TX_RD, TX_WR
MAC_HRST Ethernet General Control
Register #1
1
0
MAC, STAT, RX_WR, TX_RD,
programmable registers in Station
Address Logic
SRST
MAC1
1
1
MAC (except programmable
registers), Station Address Logic
(except programmable registers),
RX_WR, TX_RD
RPERFUN
MAC1
1
0
MAC RX logic
RPEMCST
MAC1
1
0
MAC PEMCS (TX side)
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...