
. . . . .
T I M I N G
Memory Timing
www.digiembedded.com
489
SDRAM burst
read (32 bit), CAS
latency = 3
Notes:
1
This is the bank and RAS address.
2
This is the CAS address.
p re
a c t
re ad
lat
la t
da ta- A
d ata - B
da ta- C
d ata -D
M 9
M 8
M 7
M 6
M5
M1 1
M4
M 2
M 1
N o te- 1
N o te- 2
c lk _ ou t
d ata < 31: 0>
ad dr
da ta_ m as k < 3:0 >*
d y _c s _ n< 3: 0> *
ra s _n
c a s _n
we _n
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...