
. . . . .
I / O C O N T R O L M O D U L E
Memory Bus Configuration register
www.digiembedded.com
77
Bit(s)
Access
Mnemonic
Reset
Description
D02:00
R/W
CS0
0x4
Controls which system memory chip select is
routed to CS0
000
dy_cs_0
001
dy_cs_1
010
dy_cs_2
011
dy_cs_3
100
st_cs_0 (default)
101
st_cs_1
110
st_cs_2
111
st_cs_3
D05:03
R/W
CS1
0x0
Controls which system memory chip select is
routed to CS1
000
dy_cs_0 (default)
001
dy_cs_1
010
dy_cs_2
011
dy_cs_3
100
st_cs_0
101
st_cs_1
110
st_cs_2
111
st_cs_3
D08:06
R/W
CS2
0x5
Controls which system memory chip select is
routed to CS2
000
dy_cs_0
001
dy_cs_1
010
dy_cs_2
011
dy_cs_3
100
st_cs_0
101
st_cs_1 (default)
110
st_cs_2
111
st_cs_3
D11:09
R/W
CS3
0x1
Controls which system memory chip select is
routed to CS3
000
dy_cs_0
001
dy_cs_1 (default)
010
dy_cs_2
011
dy_cs_3
100
st_cs_0
101
st_cs_1
110
st_cs_2
111
st_cs_3
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...