
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Multicast Address Mask registers
www.digiembedded.com
329
Multicast High
Address Filter
Register #6
Address: A060 0A78
Multicast High
Address Filter
Register #7
Address: A060 0A7C
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
M u l t i c a s t A d d r e s s M a s k r e g i s t e r s
Each of the eight entries in the multicast address filter logic has individual mask
registers that extend the filtering range of each entry. The multicast address mask
for each entry is split between two registers. Each entry has a register that contains
the lower 32 bits of the multicast mask and a separate register that contains the
upper 16 bits of the mask.
Bits are set to 1 in the mask to enable or include that bit in the address filter.
Bits are set to 0 in the mask if they are not included or are disabled in the
address filter. These bits become don’t cares.
For an explanation of the synchronization scheme used for these registers, see
“Clock synchronization” on page 276.
Multicast Low
Address Mask
Register #0
Address: A060 0A80
Multicast Low
Address Mask
Register #1
Address: A060 0A84
Multicast Low
Address Mask
Register #2
Address: A060 0A88
Multicast Low
Address Mask
Register #3
Address: A060 0A8C
D31:16
R
Default = 0x0000 0000
Reserved (read as 0)
D15:00
R/W
Default = 0x0000 0000
MFILTH6
D31:16
R
Default = 0x0000 0000
Reserved (read as 0)
D15:00
R/W
Default = 0x0000 0000
MFILTH7
D31:00
R/W
Default = 0x0000 0000
MFMSKL0
D31:00
R/W
Default = 0x0000 0000
MFMSKL1
D31:00
R/W
Default = 0x0000 0000
MFMSKL2
D31:00
R/W
Default = 0x0000 0000
MFMSKL3
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...