
. . . . .
S E R I A L C O N T R O L M O D U L E : U A R T
UART FIFO Control register
www.digiembedded.com
409
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
U A R T F I F O C o n t r o l r e g i s t e r
Address: 9001_1108 / 9001_9108 / 9002_1108 / 9002_9108, Write
The UART FIFO Control register controls the RX and TX 4-byte FIFOs. Note that only
the FIFOEN bit (bit 01) should be set; all other bits are for diagnostic purposes only.
Register
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
U A R T L i n e C o n t r o l r e g i s t e r
Address: 9001_110C / 9001_910C / 9002_110C / 9002_910C
The UART Line Control register controls the UART settings.
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
Reserved
TXCLR RXCLR FIFOEN
Bits
Access
Mnemonic
Reset
Description
D31:03
N/A
Reserved
N/A
N/A
D02
W
TXCLR
0
Clear all bytes in the TX FIFO
0
Normal operation
1
TX FIFO cleared
D01
W
RXCLR
0
Clear all bytes in the RX FIFO
0
Normal operation
1
RX FIFO cleared
D00
W
FIFOEN
0
Enable the TX and RX FIFO
0
RX and TX FIFO disabled
1
RX and TX FIFO enabled
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...