
. . . . .
I 2 C M A S T E R / S L A V E I N T E R F A C E
Status Receive Data register
www.digiembedded.com
451
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
S t a t u s R e c e i v e D a t a r e g i s t e r
Address: 9005 0000
The Status Receive Data register (
STATUS_RX_DATA_REG
) is the primary interface
register for receipt of data between the I/O hub and I
2
C bus. This register is read
only.
Register
Register bit
assignment
Bits
Access
Mnemonic
Reset
Description
D31:16
N/A
Reserved
N/A
N/A
D15
W
PIPE
0x0
Pipeline mode
Must be set to 0.
D14
W
DLEN
0x0
I
2
C DLEN port
(
iic_dlen
)
Must be set to 0.
D13
W
TXVAL
0x0
Provide new transmit data in
CMD_TX_DATA_REG
(
tx_data_val
).
D12:08
W
CMD
0x0
Command to be sent (see "Master module and
slave module commands," beginning on page
449)
D07:00
W
TXDATA
0x0
Transmit data to I
2
C bus.
SCMDL
MCMDL
IRQCD
RXDATA
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
BSTS
RDE
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
Bits
Access
Mnemonic
Reset
Description
D31:16
N/A
Reserved
N/A
N/A
D15
R
BSTS
N/A
Bus status (master only)
0Bus is free
1Bus is occupied
D14
R
RDE
N/A
Receive data enable (
rx_data_en
)
Received data is available.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...