
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Ethernet Transmit Status register
www.digiembedded.com
285
Register bit
assignment
Bits
Access
Mnemonic
Reset
Description
D31:16
N/A
Reserved
N/A
N/A
D15
R
TXOK
0x0
Frame transmitted OK
When set, indicates that the frame has been delivered to
and emptied from the transmit FIFO without problems.
D14
R
TXBR
0x0
Broadcast frame transmitted
When set, indicates the frame’s destination address was
a broadcast address.
D13
R
TXMC
0x0
Multicast frame transmitted
When set, indicates the frame’s destination address was
a multicast address.
D12
R
TXAL
0x0
TX abort — late collision
When set, indicates that the frame was aborted due to a
collision that occurred beyond the collision window set
in the Collision Window/Retry register. If this bit is set,
the
TX_WR
logic stops processing frames and sets the
TXERR bit in the Ethernet Interrupt Status register.
D11
R
TXAED
0x0
TX abort — excessive deferral
When set, indicates that the frame was deferred in
excess of 6071 nibble times in 100 Mbps or 24,287
times in 0 Mbps mode. This causes the frame to be
aborted if the
excessive deferral bit
is set to 0 in MAC
Configuration Register #2. If TXAED is set, the
TX_WR
logic stops processing frames and sets the
TXERR bit in the Ethernet Interrupt Status register.
D10
R
TXAEC
0x0
TX abort — excessive collisions
When set, indicates that the frame was aborted because
the number of collisions exceeded the value set in the
Collision Window/Retry register. If this bit is set, the
TX_WR
logic stops processing frames and sets the
TXERR bit in the Ethernet Interrupt Status register.
D09
R
TXAUR
0x0
TX abort — underrun
When set, indicates that the frame was aborted because
the TX_FIFO had an underrun. If this bit is set, the
TX_WR
logic stops processing frames and sets the
TXERR bit in the Ethernet Interrupt Status register.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...