
S E R I A L C O N T R O L M O D U L E : U A R T
Receive Character-Based Flow Control register
400
Hardware Reference NS9215
The Receive Character Match Control registers configure the receive character
match control logic. Each UART module has five Receive Character Match Control
registers.
Register
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
R e c e i v e C h a r a c t e r - B a s e d F l o w C o n t r o l r e g i s t e r
Address: 9001_1028 / 9001_9028 / 9002_1028 / 9002_9028
The Receive Character-Based Flow Control register lets you define the UART
module’s receive character-based flow control operation. Use this register in
conjunction with the Receive Character Match Control registers to define the flow
control characters. If enabled, this function’s output is wired to the UART module
instead of the CTS signal.
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
EN
ABLE
Not used
VALUE
VALUE
Bits
Access
Mnemonic
Reset
Description
D31
R/W
ENABLE
0
Enable character match
Write a 1 to enable the receive character match control
logic.
D30:24
R
Not used
0x0
Write this field to 0.
D23:16
R/W
MASK
0x0
Mask
Allows you to not include specific bits in the receive
character match operation. Writing 1 masks off the bit in
the specified position.
Bit positions that are not used should always be masked.
For example, bit positions 9 through 12 should always be
masked for 8-bit characters.
D15:08
R
Not used
0x0
Write this field to 0.
D07:00
R/W
DATA
0x0
Data
Allows you to specify the receive characters to match
against.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...