
. . . . .
T I M I N G
Memory Timing
www.digiembedded.com
495
static_rd_0wt.mif
Static RAM read
cycles with 0 wait
states
WTRD = 1
WOEN = 0
If the PB field is set to 1, all four byte_lane signals will go low for 32-bit, 16-
bit, and 8-bit read cycles.
If the PB field is set to 0, the byte_lane signal will always be high.
M 24
M 2 3
M 28
M 2 7
M 20
M 1 9
M 18
M 1 7
M 26
M2 5
S t ti
R A M
d
l
c lk _ ou t
d ata < 31: 0>
ad dr < 27: 0>
s t_c s _ n< 3: 0>
oe _n
by te _lan e< 3: 0>
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...