
W O R K I N G W I T H T H E C P U
Cache MVA and Set/Way formats
132
Hardware Reference NS9215
ARM926EJ-S
cache format
ARM926EJ-S
cache
associativity
The following points apply to the ARM926EJ-S cache associativity:
The group of tags of the same index defines a set.
The number of tags in a set is the associativity.
The ARM926EJ-S caches are 4-way associative.
The range of tags addressed by the index defines a way.
The number of tags is a way is the number of sets, NSETS.
This table shows values of S and NSETS for an ARM926EJ-S cache.
Set/way/word
format for
ARM926EJ-S
caches
0
1
2
3
4
5
6
7
n
TAG
1
2
31
0
Tag
Index
Word
Byte
S+5
1
S+4
2
4
5
0
3
ARM926EJ-S
S
NSETS
4 KB
5
32
8 KB
6
64
16 KB
7
128
32 KB
8
256
64 KB
9
512
128 KB
10
1024
31
0
Way
31-A
32-A
S+5 S+4
5
4
2 1
SBZ
SBZ
Word
Set select
(= Index)
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...