
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Ethernet slave interface
www.digiembedded.com
273
–
A packet consisting of multiple, linked buffer descriptors does not have the F
bit set in any of the non-first buffer descriptors.
When an underrun occurs, it is also possible for the Ethernet transmitter to send out
a corrupted packet with a good Ethernet CRC if the MAC is configured to add the
CRC to the frame (that is, CRCEN in MAC Configuration Register #2 is set to 1).
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
E t h e r n e t s l a v e i n t e r f a c e
The AHB slave interface supports only single 32-bit transfers. The slave interface
also supports limiting CSR and RAM accesses to CPU “privileged mode” accesses.
Use the
internal register access mode
bit 0 in the Miscellaneous System Configuration
register to set access accordingly (see "Miscellaneous System Configuration and
Status register," beginning on page 184).
The slave also generates an AHB
ERROR
if the address is not aligned on a 32-bit
boundary, and the misaligned bus address response mode is set in the Miscellaneous
System Configuration register. In addition, accesses to non-existent addresses result
in an AHB
ERROR
response.
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I n t e r r u p t s
Separate RX and TX interrupts are provided back to the system.
Interrupt sources
This table shows all interrupt sources and the interrupts to which they are assigned.
Interrupt condition
Description
Interrupt
RX data FIFO overflow
RX data FIFO overflowed.
For proper operation, reset the receive packet processor using the
ERX bit in the Ethernet General Control Register #1 when this
condition occurs.
RX
RX status FIFO overflow RX status overflowed.
RX
Receive buffer closed
I bit set in receive buffer descriptor and buffer closed.
RX
Receive complete (Pool
A)
Complete receive frame stored in pool A of system memory.
RX
Receive complete (Pool
B)
Complete receive frame stored in pool B of system memory.
RX
Receive complete (Pool
C)
Complete receive frame stored in pool C of system memory.
RX
Receive complete (Pool
D)
Complete receive frame stored in pool D of system memory.
RX
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...