
8
Hardware Reference NS9215
Access instructions ....................................................................103
Register format ........................................................................103
Performing a fast context switch ...................................................103
Context ID register ....................................................................104
Access instructions ....................................................................104
Register format ........................................................................104
R14 register....................................................................................104
R15: Test and debug register ...............................................................104
Jazelle(Java) ..................................................................................104
DSP..............................................................................................105
MemoryManagement Unit (MMU) ...........................................................105
MMU Features ..........................................................................105
Access permissions and domains ....................................................106
Translated entries .....................................................................106
MMU program accessible registers ..................................................107
Address translation ....................................................................107
Translation table base ................................................................108
TTB register format ...................................................................108
Table walk process ....................................................................109
First-level fetch........................................................................109
First-level fetch concatenation and address ......................................110
First-level descriptor..................................................................110
Page table descriptors ................................................................110
First-level descriptor bit assignments: Priority encoding of fault status .....111
First-level descriptor bit assignments: Interpreting first level descriptor bits
[1:0]..................................................................................111
Section descriptor .....................................................................111
Section descriptor format ............................................................111
Section descriptor bit description...................................................112
Coarse page table descriptor ........................................................112
Coarse page table descriptor format ...............................................112
Coarse page table descriptor bit description......................................112
Fine page table descriptor ...........................................................112
Fine page table descriptor format ..................................................113
Fine page table descriptor bit description.........................................113
Translating section references ......................................................113
Second-level descriptor...............................................................114
Second-level descriptor format .....................................................114
Second-level descriptor pages .......................................................114
Second-level descriptor bit assignments ...........................................115
Second-level descriptor least significant bits .....................................115
Translation sequence for large page references..................................116
Translating sequence for small page references .................................117
Translation sequence for tiny page references ...................................118
Subpages ................................................................................118
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...