
. . . . .
E X T E R N A L D M A
DMA Peripheral Chip Select register
www.digiembedded.com
353
Register bit
assignment
Bit(s)
Access
Mnemonic
Reset
Definition
D31:02
R/W
Not used
0
This field must always be set to 0.
D01:00
R/W
SEL
0
Chip select
Defines which of the four memory interface chip
select signals (nmpmcstcsout[n]) is connected to
the external peripheral.
00
nmpmcstcsout[0]
01
nmpmcstcsout[1]
10
nmpmcstcsout[2]
11
nmpmcstcsout[3]
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...