
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Multicast address filtering
www.digiembedded.com
275
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
M u l t i c a s t a d d r e s s f i l t e r i n g
The RX-WR logic contains a programmable 8-entry multicast address filter that
provides more restrictive filtering than that available in the MAC using the SAL. Only
multicast addresses that match those programmed into the filter will be accepted.
Filter entries
Each entry in the filter consists of a 48-bit destination address, an enable bit, and a
48-bit mask. The mask contains a 1 in each bit position of the address that is used in
the address filter.; this is used to extend the range of each entry.
Multicast address
filter registers
Multicast address
filtering example
1
To accept only multicast packets with destination address 0x01_00_5E_00_00_00
using entry 0, the registers are set as shown:
RPETFUN
MAC1
1
0
MAC TX logic
MIIM
MII Management
Configuration register
1
0
MAC MIIM logic
Bit field
Register
Active
state
Default
state
Modules reset
Register
Description
MFILTL [7:0]
Lower 32 bits of multicast address
MFILTH [7:0]
Upper 16 bits of multicast address
MCMSKL
Lower 32 bits of multicast address mask
MCMSKH [7:0]
Upper 16 bits of multicast address
MFILTEN
Per-entry enable bits
Register
Value
Function
MFILTEN
0x1
Enable entry 0
MFILTL0
0x5E_00_00_00
Lower 32 bits of multicast address
MFILTH0
0x01_00
Upper 16 bits of multicast address
MCMSKL0
0xFFFF_FFFF
Include all of the lower 32 bits of the multicast address
in the comparison.
MCMSKH0
0xFFFF
Include all of the upper 16 bits of the multicast address
in the comparison
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...