
I / O H U B M O D U L E
[Module] DMA RX Buffer Descriptor Pointer
376
Hardware Reference NS9215
31 March 2008
Register
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
[
M o d u l e
] D M A R X B u f f e r D e s c r i p t o r P o i n t e r
Addresses: 9000_0008 / 9000_8008 / 9001_0008 / 9001_8008 / 9002_0008 /
9002_8008 / 9003_0008 / 9003_8008
The DMA RX Buffer Descriptor Pointer register is the address of the first buffer
descriptor for each DMA channel.
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
INDEX
CE
CA FLEX
I/O
DIRECT
Reserved
STATE
Bit(s)
Access
Mnemonic
Reset
Description
D31
R/W
CE
0x0
Channel enable
0
Disable DMA operation
1
Enable DMA operation
D30
R/W
CA
0x0
Channel abort
When set, causes the current DMA operation to
complete and closes the buffer. The DMA channel
remains idle until this bit is cleared.
D29
R/W
FLEX I/O
0x0
0
DMA controlled by CPU
1
DMA controlled by flexible I/O
This bit is valid only for channels 0 and 1, which
are assigned to flexible I/O module 0 and
flexible I/O module 1.
D28
R/W
DIRECT
0x0
0
DMA mode
1
Direct access mode
D27:16
N/A
Reserved
N/A
N/A
D15:10
R
STATE
0x0
DMA state machine status field
D09:00
R
INDEX
0x0
This field can be read at any time to determine the
current index.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...