
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Ethernet Interrupt Status register
www.digiembedded.com
317
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
E t h e r n e t I n t e r r u p t S t a t u s r e g i s t e r
Address: A060 0A10
The Ethernet Interrupt Status register contains status bits for all of the Ethernet
interrupt sources. Each interrupt status bit is assigned to either the RX or TX
Ethernet interrupt; bits D25:16 are assigned to the RX interrupt and D06:00 are
assigned to the TX interrupt.
The bits are set to indicate an interrupt condition, and are cleared by writing a 1 to
the appropriate bit. All interrupts bits are enabled using the Ethernet Interrupt
Enable register (EINTREN). If any enabled bit in the Ethernet Interrupt Status
register is set, its associated Ethernet interrupt to the system is set. The interrupt
to the system is negated when all active interrupt sources have been cleared. If an
interrupt source is active at the same time the interrupt bit is being cleared, the
interrupt status bit remains set and the interrupt signal remains set.
Note:
For diagnostics, software can cause any of these interrupt status bits to be set
by writing a 1 to a bit that is 0.
Register
Register bit
assignment
Reserved
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
RX
DONE
C
RX
DONE
D
RXNO
BUF
RX
BU
FFUL
RXBR
RX
OVFL_
DATA
RX
OVFL_
STAT
RX
BUFC
RX
DONE
A
RX
DONE
B
ST
OVFL
Not
used
TX
BUFC
TX
BUF
NR
TX
DONE
TX
ERR
TX
IDLE
Bits
Access
Mnemonic
Reset
Description
D31:26
N/A
Reserved
N/A
N/A
D25
R/C
RXOVFL_DATA
0
Assigned to RX interrupt.
RX data FIFO overflowed. For proper operation,
reset the receive packet processor using the ERX bit
in the Ethernet General Control Register #1 when an
overflow condition occurs.
D24
R/C
RXOVFL_STAT 0
Assigned to RX interrupt.
RX status FIFO overflowed.
D23
R/C
RXBUFC
0
Assigned to RX interrupt.
I bit set in receive Buffer Descriptor and buffer
closed.
D22
R/C
RXDONEA
0
Assigned to RX interrupt.
Complete receive frame stored in pool A of system
memory.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...