
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
Ethernet General Status register
www.digiembedded.com
283
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
E t h e r n e t G e n e r a l S t a t u s r e g i s t e r
Address: A060 0008
Bits
Access
Mnemonic
Reset
Description
D31:08
R/W
Not used
0
Always write as 0.
D07
R/W
TCLER
0
Clear transmit error
0
1 transition: Clear transmit error.
Clears out conditions in the transmit packet processor that
have caused the processor to stop and require assistance
from software before the processor can be restarted (for
example, an AHB bus error or the TXBUFNR bit set in the
Ethernet Interrupt Status register).
Toggle this bit from low to high to restart the transmit
packet processor.
D06:04
R/W
Not used
0
Always write as 0.
D03
R/W
TKICK
0
Transmit DMA state machine enable
0
1 transition, used by software to start a DMA transfer
after a buffer descriptor has been updated.
D02
R/W
AUTOZ
0
Enable statistics counter clear on read
0
No change in counter value after read
1
Counter cleared after read
When set, configures all counters in the Statistics module
to clear on read.
If AUTOZ is not set, the counters retain their value after a
read. The counters can be cleared by writing all zeros.
D01
R/W
CLRCNT
1
Clear statistics counters
0
Do not clear all counters
1
Clear all counters
When set, synchronously clears all counters in the
Statistics module.
D00
R/W
STEN
0
Enable statistics counters
0
Counters disabled
1
Counters enabled
When set, enables all counters in the Statistics module. If
this bit is cleared, the counters will not update.
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...