
E X T E R N A L D M A
DMA Peripheral Chip Select register
352
Hardware Reference NS9215
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
D M A P e r i p h e r a l C h i p S e l e c t r e g i s t e r
Address: A080_000C, A080_001C
The DMA Peripheral Chip Select register contains the DMA channel peripheral chip
select definition. The external DMA module has two of these registers.
Register
D24
R/W
NCIE
0
Enable NCIP interrupt generation.
D23
R/W
ECIE
0
Enable ECIE interrupt generation. This interrupt
should always be enabled during normal
operation.
D22
R/W
NRIE
0
Enable NRIP interrupt generation.
D21
R/W
CAIE
0
Enable CAIP interrupt generation. This interrupt
should always be enabled during normal
operation.
D20
R/W
PCIE
0
Enable PCIP interrupt generation.
D19
R
WRAP
0
Read-only
debug field that indicates the last
descriptor in the descriptor list.
D18
R
DONE
0
Read-only
debug field that indicates the status of
the DONE signal.
D17
R
LAST
0
Read-only
debug field that indicates the last buffer
descriptor in the current data frame.
D16
R
FULL
0
Read-only
debug field that indicates the status of
the F bit from the current DMA buffer descriptor.
D15:00
R
BLEN
0
Read-only
debug field that indicates the current
byte transfer count.
Bit(s)
Access
Mnemonic
Reset
Description
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Not used
Not used
SEL
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...