
24
Hardware Reference NS9215
ADC Configuration register..................................................................475
ADC Clock Configuration register ..........................................................477
ADC Output Registers 0-7 ...................................................................477
C h a p t e r 1 6 : T i m i n g . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 7 9
Electrical characteristics ....................................................................479
Absolute maximum ratings ...........................................................479
Recommended operating conditions................................................480
Power dissipation ......................................................................480
DC electrical characteristics................................................................481
Inputs ....................................................................................481
Ouputs ...................................................................................482
Reset and edge sensitive input timing requirements ...................................482
...........................................................................................483
Memory Timing................................................................................484
SDRAM burst read (16-bit)............................................................485
SDRAM burst read (16 bit), CAS latency = 3 .......................................486
SDRAM burst write (16 bit) ...........................................................487
SDRAM burst read (32 bit) ............................................................488
SDRAM burst read (32 bit), CAS latency = 3 .......................................489
SDRAM burst write (32-bit) ...........................................................490
SDRAM load mode......................................................................491
SDRAM refresh mode ..................................................................492
Clock enable timing ...................................................................493
Values in SRAM timing diagrams.....................................................494
Static RAM read cycles with 0 wait states .........................................495
Static RAM asynchronous page mode read, WTPG = 1 ...........................496
Static RAM read cycle with configurable wait states ............................497
Static RAM sequential write cycles .................................................498
Static RAM write cycle ................................................................499
Static write cycle with configurable wait states .................................500
Slow peripheral acknowledge timing ...............................................501
Slow peripheral acknowledge read .................................................502
Slow peripheral acknowledge write ................................................502
Ethernet timing ........................................................................503
Ethernet MII timing ....................................................................503
I
2
C timing ...............................................................................504
SPI Timing...............................................................................505
SPI master mode 0 and 1: 2-byte transfer .........................................507
SPI master mode2 and 3: 2-byte transfer ..........................................507
SPI slave mode 0 and 1: 2-byte transfer ...........................................508
SPI slave mode 2 and 3: 2-byte transfer ...........................................508
Reset and hardware strapping timing .....................................................509
JTAG timing ...................................................................................510
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...