
. . . . .
E T H E R N E T C O M M U N I C A T I O N M O D U L E
MII Management Configuration register
www.digiembedded.com
295
Register bit
assignment
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
M I I M a n a g e m e n t C o n f i g u r a t i o n r e g i s t e r
Address: A060 0420
Register
Register bit
assignment
Bits
Access
Mnemonic
Reset
Description
D31:16
N/A
Reserved
N/A
N/A
D15:00
R/W
MAXF
0x0600
Maximum frame length
Default value of
0x600
represents a maximum receive
frame of 1536 octets.
An untagged maximum-size Ethernet frame is 1518
octets. A tagged frame adds four octets for a total of
1522 octets. To use a shorter maximum length
restriction, program this field accordingly.
Note:
If a proprietary header is allowed, this field
should be adjusted accordingly. For exam-
ple, if 4-byte proprietary headers are
prepended to the frames, the MAXF value
should be set to 1526 octets. This allows
the maximum VLAN tagged frame plus the
4-byte header.
Reserved
Not
used
13
12
11
10
9
8
7
6
5
4
3
2
1
0
15
14
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
30
Reserved
CLKS
SPRE
RMIIM
Bits
Access
Mnemonic
Reset
Description
D31:16
N/A
Reserved
N/A
N/A
D15
R/W
RMIIM
0
Reset MII management block
Set this bit to 1 to reset the MII Management module.
D14:05
N/A
Reserved
N/A
N/A
Summary of Contents for NS9215
Page 1: ...NS9215 Hardware Reference 90000847_C Release date 10 April 2008...
Page 3: ......
Page 4: ......
Page 26: ...26 Hardware Reference NS9215...
Page 44: ...P I N O U T 26 5 System clock 44 Hardware Reference NS9215 System clock drawing...
Page 52: ...P I N O U T 26 5 Power and ground 52 Hardware Reference NS9215...
Page 80: ...I O C O N T ROL M O D U L E Memory Bus Configuration register 80 Hardware Reference NS9215...
Page 136: ...WOR KI N G W I TH T H E C P U Noncachable instruction fetches 136 Hardware Reference NS9215...
Page 202: ...S Y S T E M C O N T RO L M OD U L E RTC Module Control register 202 Hardware Reference NS9215...
Page 354: ...E X T E R N A L D M A DMA Peripheral Chip Select register 354 Hardware Reference NS9215...
Page 472: ...R E A L TI M E C L O C K M O D U L E General Status register 472 Hardware Reference NS9215...
Page 512: ...TI M I NG Clock timing 512 Hardware Reference NS9215...
Page 515: ...PA CKA GING Processor Dimensions www digiembedded com 515...
Page 516: ...PA CKA GING Processor Dimensions 516 Hardware Reference NS9215...